User contributions for Fiskbit
From SNESdev Wiki
Jump to navigationJump to search
16 May 2022
- 05:2005:20, 16 May 2022 diff hist −20 m Offset-per-tile Minor clarity improvements (hopefully).
- 04:4504:45, 16 May 2022 diff hist +24 m Offset-per-tile Minor formatting changes.
13 May 2022
- 17:2517:25, 13 May 2022 diff hist +209 DMA registers Some clarity improvements. (Using n with a range instead of x for registers to make it clear there are 8 unique registers of each type, not 16 and not with any mirroring. Using x for readable unused bit and specifying it's unused, not open bus. Trying to make even more clear that the multi-address unused byte is just one byte at both addresses. Improving the pattern table.)
- 16:5716:57, 13 May 2022 diff hist −123 PPU registers Merges low and high byte registers into combined definitions. Fixes on-write description for VMDATAxREAD
9 May 2022
- 04:4704:47, 9 May 2022 diff hist +78 PPU registers Explicitly notes which registers require 2 accesses.
8 May 2022
- 09:5809:58, 8 May 2022 diff hist +47 PPU registers Some minor formatting changes and consistent, unambiguous units. Formatting is in flux at these early stages and I'd love feedback, particularly as we add more content and see what does or doesn't work well. (Also, thank you so much for contributing! I actually found this to be one of the more-confusing registers while building this page.)
6 May 2022
- 15:4715:47, 6 May 2022 diff hist +1,753 PPU registers Adds OAM registers.
- 07:1407:14, 6 May 2022 diff hist +239 N MediaWiki:Sidebar Updates the sidebar.
- 05:4605:46, 6 May 2022 diff hist +19 PPU registers Another attempt at clearly explaining mode 7 tilemap boundary behavior.
- 05:2405:24, 6 May 2022 diff hist 0 m PPU registers Fixes COLDATA address.
- 05:2105:21, 6 May 2022 diff hist +598 PPU registers VRAM latching behavior.
- 04:4604:46, 6 May 2022 diff hist +78 PPU registers Further information on counter_latch behavior.
- 04:1204:12, 6 May 2022 diff hist +813 PPU registers Adds counter latching information (partly speculative). Existing documentation around this latching is incomplete and misleading. Also adds CGRAM latching information.
- 04:0604:06, 6 May 2022 diff hist +46 PPU pinout In order to explain counter latching behavior, EXTLATCH needs to be active low, not high.
- 00:5800:58, 6 May 2022 diff hist +21 PPU registers Mode 7 clarification. Formatting fixes.
- 00:3400:34, 6 May 2022 diff hist +1,038 PPU registers Corrections and clarifications around overlapping registers and value latches.
5 May 2022
- 11:2411:24, 5 May 2022 diff hist +2 m PPU registers Naming improvement.
- 11:2211:22, 5 May 2022 diff hist +76 PPU registers →STAT78 - PPU2 status flag and version ($213F read): Notes external latch flag read side effect and NTSC/PAL mode pin.
- 11:1311:13, 5 May 2022 diff hist +1,841 PPU registers Adds multiplication, counters, status registers.
- 10:0210:02, 5 May 2022 diff hist +2,456 PPU registers Adds scroll and mode 7 registers.
4 May 2022
- 09:0609:06, 4 May 2022 diff hist +2,212 PPU registers Adds VRAM and CGRAM registers.
- 04:3304:33, 4 May 2022 diff hist +2,337 PPU registers More registers. Some reformatting and formatting fixes.
27 April 2022
- 22:5622:56, 27 April 2022 diff hist −6 m APU pinout No need to mention CS and /CS in connector pinout.
- 12:5712:57, 27 April 2022 diff hist +15 APU pinout Improvements to sound module pinout.
26 April 2022
- 00:2600:26, 26 April 2022 diff hist +5 m PPU registers Improves mosaic size description.
- 00:1500:15, 26 April 2022 diff hist +22 m PPU registers Fixes mosaic size.
- 00:1200:12, 26 April 2022 diff hist −2 m PPU registers Minor fixes.
- 00:0300:03, 26 April 2022 diff hist +5,860 N PPU registers Starts the PPU registers page.
25 April 2022
- 05:2105:21, 25 April 2022 diff hist +18 m APU pinout Fixes Fievel Goes West title.
- 05:0505:05, 25 April 2022 diff hist +381 APU pinout Adds information about DSP input clock.
- 04:5104:51, 25 April 2022 diff hist +5,352 N Tricky-to-emulate games Adds Sour's tricky-to-emulate games findings.
- 02:0102:01, 25 April 2022 diff hist +7,794 N APU pinout Adds S-SMP and S-DSP pinouts.
- 01:5401:54, 25 April 2022 diff hist +383 CPU pinout Adds VPA, VDA, unknown clocks. Renames address and data pins to be more explicit.
- 01:1101:11, 25 April 2022 diff hist +138 Cartridge connector Renames CPU lines to be more explicit.
24 April 2022
- 23:5623:56, 24 April 2022 diff hist 0 PPU pinout Renames CPU lines to be more explicit.
- 04:5804:58, 24 April 2022 diff hist +269 PPU pinout Adds more test pin info and relevant reference.
- 01:2701:27, 24 April 2022 diff hist +192 PPU pinout Adds unknown direction to key.
- 00:5900:59, 24 April 2022 diff hist +105 PPU pinout Renames /TOUMEI to /TRANSPARENT and adds suspected behavior.
- 00:1900:19, 24 April 2022 diff hist +162 PPU pinout Adds a reference for digital video out.
- 00:0600:06, 24 April 2022 diff hist +5,213 PPU pinout Adds S-PPU2 pinout.
23 April 2022
- 23:3423:34, 23 April 2022 diff hist +16 PPU pinout Minor direction and naming changes.
- 21:4921:49, 23 April 2022 diff hist 0 m PPU pinout Copy/paste fix.
- 07:5307:53, 23 April 2022 diff hist +4,841 N PPU pinout Adds S-PPU1 pinout.
- 07:3007:30, 23 April 2022 diff hist −2 CPU pinout Changes /PAWR and /PARD to /PWR and /PRD.
- 07:2907:29, 23 April 2022 diff hist −6 Cartridge connector Changes /PAWR and /PARD to /PWR and /PRD.
- 04:3904:39, 23 April 2022 diff hist +21 Cartridge connector Adds pinout category to cartridge connector.
- 04:3904:39, 23 April 2022 diff hist 0 N Category:Pinouts Creates the Pinouts category. current
- 04:3804:38, 23 April 2022 diff hist +4,771 N CPU pinout Adds the CPU pinout.
- 00:2600:26, 23 April 2022 diff hist +306 Cartridge connector →Signal descriptions
- 00:1100:11, 23 April 2022 diff hist +2,117 N Cartridge connector Adds a cartridge connector pinout page.