MMIO register table/DMA: Difference between revisions

From SNESdev Wiki
Jump to navigationJump to search
m (Fixes register name: NTRL -> NLTR.)
m (address increment mode (trying not to imply it's an enable))
 
Line 15: Line 15:
| style="text-align: right" | <tt style="white-space: nowrap">DI.A APPP</tt>
| style="text-align: right" | <tt style="white-space: nowrap">DI.A APPP</tt>
| RW8
| RW8
| Direction (D), indirect HDMA (I), address increment (A), transfer pattern (P).
| Direction (D), indirect HDMA (I), address increment mode (A), transfer pattern (P).
|-
|-
! [[DMA registers#BBADn|BBADn]]
! [[DMA registers#BBADn|BBADn]]

Latest revision as of 04:24, 11 October 2022

See: MMIO register table

Name Address Bits Type Notes
DMAPn $43n0 DI.A APPP RW8 Direction (D), indirect HDMA (I), address increment mode (A), transfer pattern (P).
BBADn $43n1 AAAA AAAA RW8 B-bus address.
A1TnL
A1TnH
A1Bn
$43n2
$43n3
$43n4
LLLL LLLL
HHHH HHHH
BBBB BBBB
RW24 DMA source address / HDMA table start address.
DASnL
DASnH
DASBn
$43n5
$43n6
$43n7
LLLL LLLL
HHHH HHHH
BBBB BBBB
RW24 DMA byte count (H:L) / HDMA indirect table address (B:H:L).
A2AnL
A2AnH
$43n8
$43n9
LLLL LLLL
HHHH HHHH
RW16 HDMA table current address within bank (H:L).
NLTRn $43nA RLLL LLLL RW8 HDMA reload flag (R) and scanline counter (L).
UNUSEDn $43nB
$43nF
DDDD DDDD RW8 Unused shared data byte (D).